MathWorks today announced the availability of EDA Simulator Link 3.3 with new FPGA-in-the-loop (FIL) capabilities for Xilinx FPGA development boards. FIL enables engineers to verify their designs at hardware speeds while using Simulink as a system-level test bench.
The introduction of FIL adds to the comprehensive set of HDL verification options that EDA Simulator Link supports for algorithms created in MATLAB and Simulink. FPGA-based verification provides significantly higher run-time performance than is possible with HDL simulators and increases confidence that the algorithm will work in the real world.
Key product features include the abilities to:
Verify HDL implementations of MATLAB code and Simulink models using FPGA development boards for both Spartan and Virtex class devices including the Virtex-6 ML605 development board.
Verify HDL implementations of MATLAB code and Simulink models using cosimulation with Mentor Graphics ModelSim, Mentor Graphics Questa, and Cadence Design Systems Incisive Enterprise Simulator
Generate TLM 2.0 components for use in SystemC virtual prototyping environments
Pricing and Availability
EDA Simulator Link is available immediately. U.S. list prices start at $2000.
Jun 2, 2011
Popular Articles
- New Autodesk Factory Design Suite Accelerates the Factory Design Process
- Zweave´s New Packaged Services for Apparel and Footwear Industries
- Gerber Scientific Acquires Yunique Solutions
- Autodesk Expands BIM for Infrastructure Product Portfolio with New Software for Conceptual Design and Electric Utilities
- Roland Desktop Prototyping Device Adds Robust Performance, Versatility
- Lattice Technology Releases New XVL Converter for Autodesk Inventor 2010
- Applied Software Named Autodesk 2011 Reseller of the Year
- SpaceClaim to host Presentations by Customers and SpaceClaim Executives on March 24
- Autodesk Acquires T-Splines Modeling Technology Assets
- MathType 6.5 for Windows is Now Shipping